Skip to content
Snippets Groups Projects
Commit abb90a24 authored by Greentime Hu's avatar Greentime Hu
Browse files

nds32: To fix a cache inconsistency issue by setting correct cacheability of NTC


The nds32 architecture will use physical memory when interrupt or
exception comes and it will use the setting of NTC0-4. The original
implementation didn't consider the DRAM start address may start from 1GB,
2GB or 3GB to cause this issue. It will write the data to DRAM if it is
running in physical address however kernel will read the data with
virtaul address through data cache. In this case, the data of DRAM is
latest.

This fix will set the correct cacheability to let kernel write/read the
latest data in cache instead of DRAM.

Signed-off-by: default avatarGreentime Hu <greentime@andestech.com>
parent 8769c223
No related branches found
No related tags found
No related merge requests found
0% or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment